Hynix HMT351S6CFR8C-PB Datasheet

Browse online or download Datasheet for Memory modules Hynix HMT351S6CFR8C-PB. Hynix 4GB PC3-12800 User Manual

  • Download
  • Add to my manuals
  • Print
  • Page
    / 48
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 0
Rev. 1.0 / Sep. 2011 1
204pin DDR3 SDRAM SODIMM
*SK hynix reserves the right to change products or specifications without notice.
DDR3 SDRAM
Unbuffered SODIMMs
Based on 2Gb C-die
HMT325S6CFR8C
HMT351S6CFR8C
Page view 0
1 2 ... 48

Summary of Contents

Page 1 - Based on 2Gb C-die

Rev. 1.0 / Sep. 2011 1204pin DDR3 SDRAM SODIMM*SK hynix reserves the right to change products or specifications without notice.DDR3 SDRAM Unbuffered S

Page 2 - Revision History

Rev. 1.0/Sep. 2012 10 4GB, 512Mx64 Module(2Rank of x8) DQS3DQS3DM3DQ[24:31]DQSDQSDMDQ [0:7]D11RASCASS1WECK1CK1CKE1ODT1A[O:N]/BA[O:N]240ohmZQ+/-1%VttRA

Page 3 - Ordering Information

Rev. 1.0/Sep. 2012 11 Absolute Maximum RatingsAbsolute Maximum DC RatingsNotes:1. Stresses greater than those listed under “Absolute Maximum Ratings”

Page 4 - Address Table

Rev. 1.0/Sep. 2012 12 AC & DC Operating ConditionsRecommended DC Operating ConditionsNotes:1. Under all conditions, VDDQ must be less than or equa

Page 5 - Pin Descriptions

Rev. 1.0/Sep. 2012 13 AC & DC Input Measurement LevelsAC and DC Logic Input Levels for Single-Ended SignalsAC and DC Input Levels for Single-Ended

Page 6 - Symbol Type Polarity Function

Rev. 1.0/Sep. 2012 14 AC and DC Input Levels for Single-Ended SignalsDDR3 SDRAM will support two Vih/Vil AC levels for DDR3-800 and DDR3-1066 as speci

Page 7

Rev. 1.0/Sep. 2012 15 Vref TolerancesThe dc-tolerance limits and ac-noise limits for the reference voltages VRefCA and VRefDQ are illustrated in figur

Page 8 - Pin Assignments

Rev. 1.0/Sep. 2012 16 AC and DC Logic Input Levels for Differential SignalsDifferential signal definitionDefinition of differential ac-swing and “time

Page 9 - Functional Block Diagram

Rev. 1.0/Sep. 2012 17 Differential swing requirements for clock (CK - CK) and strobe (DQS-DQS)Notes:1. Used to define a differential signal slew-rate.

Page 10 - Rev. 1.0/Sep. 2012 10

Rev. 1.0/Sep. 2012 18 Single-ended requirements for differential signalsEach individual component of a differential signal (CK, DQS, DQSL, DQSU, CK, D

Page 11 - Absolute Maximum Ratings

Symbol ParameterDDR3-800, 1066, 1333, & 1600Unit NotesMin MaxVSEHSingle-ended high level for strobes (VDD / 2) + 0.175 Note 3 V 1,2Single-ended hi

Page 12 - Rev. 1.0/Sep. 2012 12

Rev. 1.0/Sep. 2012 2 Revision HistoryRevision No. History Draft Date Remark0.1 Initial Release Mar.2011 Preliminary0.2 IDD Update Aug.20110.3 JEDEC SP

Page 13 - RefCA(DC)

Symbol ParameterDDR3-800, 1066, 1333, 1600 Unit NotesMin MaxVIX(CK)Differential Input Cross Point Voltage relative to VDD/2 for CK, CK-150 150 mV 2-17

Page 14 - Rev. 1.0/Sep. 2012 14

Rev. 1.0/Sep. 2012 21 Slew Rate Definitions for Differential Input SignalsInput slew rate for differential signals (CK, CK and DQS, DQS) are defined a

Page 15 - Vref Tolerances

Rev. 1.0/Sep. 2012 22 AC & DC Output Measurement LevelsSingle Ended AC and DC Output LevelsTable below shows the output levels used for measuremen

Page 16

Rev. 1.0/Sep. 2012 23 Single Ended Output Slew RateWhen the Reference load for timing measurements, output slew rate for falling and rising edges is d

Page 17 - Rev. 1.0/Sep. 2012 17

Rev. 1.0/Sep. 2012 24 Differential Output Slew RateWith the reference load for timing measurements, output slew rate for falling and rising edges is d

Page 18 - Rev. 1.0/Sep. 2012 18

Rev. 1.0/Sep. 2012 25 Reference Load for AC Timing and Output Slew RateFigure below represents the effective reference load of 25 ohms used in definin

Page 19 - Rev. 1.0/Sep. 2012 19

Rev. 1.0/Sep. 2012 26 Overshoot and Undershoot SpecificationsAddress and Control Overshoot and Undershoot SpecificationsAddress and Control Overshoot

Page 20 - Rev. 1.0/Sep. 2012 20

Rev. 1.0/Sep. 2012 27 Clock, Data, Strobe and Mask Overshoot and Undershoot SpecificationsClock, Data, Strobe and Mask Overshoot and Undershoot Defini

Page 21 - Measured

Rev. 1.0/Sep. 2012 28 Refresh parameters by device densityRefresh parameters by device densityParameter RTT_Nom Setting 512Mb 1Gb 2Gb 4Gb 8Gb UnitsREF

Page 22

Rev. 1.0/Sep. 2012 29 Standard Speed BinsDDR3 SDRAM Standard Speed Bins include tCK, tRCD, tRP, tRAS and tRC for each corresponding bin.DDR3-800 Speed

Page 23 - Single Ended Output Slew Rate

Rev. 1.0/Sep. 2012 3 Description SK hynix Unbuffered Small Outline DDR3 SDRAM DIMMs (Unbuffered Small Outline Double Data Rate Synchronous DRAM Dual I

Page 24 - Differential Output Slew Rate

Rev. 1.0/Sep. 2012 30 DDR3-1066 Speed BinsFor specific Notes See "Speed Bin Table Notes" on page 33.Speed Bin DDR3-1066FUnit NoteCL - nRCD -

Page 25 - Rev. 1.0/Sep. 2012 25

Rev. 1.0/Sep. 2012 31 DDR3-1333 Speed BinsFor specific Notes See "Speed Bin Table Notes" on page 33.Speed Bin DDR3-1333HUnit NoteCL - nRCD -

Page 26 - Rev. 1.0/Sep. 2012 26

Rev. 1.0/Sep. 2012 32 DDR3-1600 Speed BinsFor specific Notes See "Speed Bin Table Notes" on page 33.Speed Bin DDR3-1600KUnit NoteCL - nRCD -

Page 27 - Rev. 1.0/Sep. 2012 27

Rev. 1.0/Sep. 2012 33 Speed Bin Table NotesAbsolute Specification (TOPER; VDDQ = VDD = 1.5V +/- 0.075 V); 1. The CL setting and CWL setting result in

Page 28 - Rev. 1.0/Sep. 2012 28

Rev. 1.0/Sep. 2012 34 IDD and IDDQ Specification Parameters and Test ConditionsIDD and IDDQ Measurement ConditionsIn this chapter, IDD and IDDQ measur

Page 29 - Standard Speed Bins

Rev. 1.0/Sep. 2012 35 Figure 1 - Measurement Setup and Test Load for IDD and IDDQ (optional) Measurements[Note: DIMM level Output test load condition

Page 30 - DDR3-1066 Speed Bins

Rev. 1.0/Sep. 2012 36 Table 1 -Timings used for IDD and IDDQ Measurement-Loop PatternsTable 2 -Basic IDD and IDDQ Measurement ConditionsSymbolDDR3-106

Page 31 - DDR3-1333 Speed Bins

Rev. 1.0/Sep. 2012 37 IDD2NPrecharge Standby CurrentCKE: High; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: stable at 1; Command, Add

Page 32 - DDR3-1600 Speed Bins

Rev. 1.0/Sep. 2012 38 IDD4ROperating Burst Read CurrentCKE: High; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: High between RD; Comma

Page 33 - Speed Bin Table Notes

Rev. 1.0/Sep. 2012 39 a) Burst Length: BL8 fixed by MRS: set MR0 A[1,0]=00Bb) Output Buffer Enable: set MR1 A[12] = 0B; set MR1 A[5,1] = 01B; RTT_Nom

Page 34 - IHAC(max)

Rev. 1.0/Sep. 2012 4 Key Parameters*SK hynix DRAM devices support optional downbinning to CL11, CL9 and CL7. SPD setting is programmed to match.Speed

Page 35 - Rev. 1.0/Sep. 2012 35

Rev. 1.0/Sep. 2012 40 Table 3 - IDD0 Measurement-Loop Patterna)a) DM must be driven LOW all the time. DQS, DQS are MID-LEVEL.b) DQ signals are MID-LEV

Page 36 - Rev. 1.0/Sep. 2012 36

Rev. 1.0/Sep. 2012 41 Table 4 - IDD1 Measurement-Loop Patterna)a) DM must be driven LOW all the time. DQS, DQS are used according to RD Commands, othe

Page 37 - Rev. 1.0/Sep. 2012 37

Rev. 1.0/Sep. 2012 42 Table 5 - IDD2N and IDD3N Measurement-Loop Patterna)a) DM must be driven LOW all the time. DQS, DQS are MID-LEVEL.b) DQ signals

Page 38 - Rev. 1.0/Sep. 2012 38

Rev. 1.0/Sep. 2012 43 Table 7 - IDD4R and IDDQ4R Measurement-Loop Patterna)a) DM must be driven LOW all the time. DQS, DQS are used according to RD Co

Page 39 - Rev. 1.0/Sep. 2012 39

Rev. 1.0/Sep. 2012 44 Table 9 - IDD5B Measurement-Loop Patterna)a) DM must be driven LOW all the time. DQS, DQS are MID-LEVEL.b) DQ signals are MID-LE

Page 40 - Rev. 1.0/Sep. 2012 40

Rev. 1.0/Sep. 2012 45 Table 10 - IDD7 Measurement-Loop Patterna)ATTENTION! Sub-Loops 10-19 have inverse A[6:3] Pattern and Data Pattern than Sub-Loops

Page 41 - Rev. 1.0/Sep. 2012 41

Rev. 1.0/Sep. 2012 46 IDD Specifications (Tcase: 0 to 95oC)* Module IDD values in the datasheet are only a calculation based on the component IDD spec

Page 42 - Rev. 1.0/Sep. 2012 42

Rev. 1.0/Sep. 2012 47 Module Dimensions256Mx64 - HMT325S6CFR8CFrontNote: 1. tolerance on all dimensions unless otherwise stated.0.13Units: m

Page 43 - Rev. 1.0/Sep. 2012 43

Rev. 1.0/Sep. 2012 48 512Mx64 - HMT351S6CFR8CFrontBack30.0mm 67.60mm20.0mm 6.002.021.00 39.002.153.00pin 1pin 203Detail- ASPD3.80mm maxDetail-B4.00 0.

Page 44 - Rev. 1.0/Sep. 2012 44

Rev. 1.0/Sep. 2012 5 Pin DescriptionsPin Name DescriptionNumberPin Name DescriptionNumberCK[1:0] Clock Input, positive line 2 DQ[63:0] Data Input/O

Page 45

Rev. 1.0/Sep. 2012 6 Input/Output Functional DescriptionsSymbol Type Polarity FunctionCK0/CK0CK1/CK1IN Cross PointThe system clock inputs. All address

Page 46 - Rev. 1.0/Sep. 2012 46

Rev. 1.0/Sep. 2012 7 SDA I/O —This bidirectional pin is used to transfer data into or out of the SPD EEPROM. A resistor must be connected from the SDA

Page 47 - Module Dimensions

Rev. 1.0/Sep. 2012 8 Pin AssignmentsPin #Front SidePin #Back SidePin #Front SidePin #Back SidePin #Front SidePin #Back SidePin #Front SidePin #Back Si

Page 48 - 512Mx64 - HMT351S6CFR8C

Rev. 1.0/Sep. 2012 9 Functional Block Diagram2GB, 256Mx64 Module(1Rank of x8)DQS0DQS0DM0DQ[0:7]DQSDQSDMDQ [0:7]D0RASCASS0WECK0CK0CKE0ODT0240ohmZQ+/-1%

Comments to this Manuals

No comments